Commit Graph

4685 Commits

Author SHA1 Message Date
QCTECMDR Service
187e3a5b4e Merge "ARM: dts: msm: Removing wcd node from kera qrd" 2025-02-20 21:28:02 -08:00
Sailesh Reddy Male
4648e8647f ARM: dts: msm: add disp_cc io to cesta and ctl hyp to mdss_mdp device
To enable and disable mdp clock gating functionality with
cesta immediate vote approach, add disp_cc_io memory to
sde cesta. Add changes to enable ctl hyp property for
reserve reservation on datapath used in a VM.

Change-Id: Id10875ecb90acb8a922ef4e4788da13a764ea102
Signed-off-by: Sailesh Reddy Male <quic_reddymal@quicinc.com>
2025-02-20 13:28:00 +05:30
Sailesh Reddy Male
709107dd1c ARM: dts: msm: add xo clock in sde_cesta for kera target
Add xo clock in sde_cesta for kera target. This will help
to vote for xo frequency during cesta idle time.

Change-Id: Ic4370c8a49ffbec2743c022e438280d371a5a968
Signed-off-by: Sailesh Reddy Male <quic_reddymal@quicinc.com>
2025-02-20 13:22:00 +05:30
Sailesh Reddy Male
03f3cfccb9 ARM: dts: msm: enable display cesta on kera target
Add display cesta related DT node on kera target. Move
the GDSC & MDP core clock from MDP to cesta node, as it
will be controlled through cesta. Add the cesta
related register offsets in trusted-vm DT.

Change-Id: I1f777f3402d8a4d7d57ca889206a4095447abb7d
Signed-off-by: Sailesh Reddy Male <quic_reddymal@quicinc.com>
2025-02-20 13:19:35 +05:30
Sampurna Bolloju
54b12f3ac1 ARM: dts: msm: add disp_cc io and ctl hyp DT property
To enable and disable mdp clock gating functionality with
cesta immediate vote approach, add disp_cc_io memory to
sde cesta. Add ctl hyp DT property for reserve reservation
on a datapath used in VM.

Change-Id: I4c1b900dfb5e1a7d725aea80b4519bc1f9472e03
Signed-off-by: Sampurna Bolloju <quic_sampboll@quicinc.com>
2025-02-20 13:00:00 +05:30
Viken Dadhaniya
bd55757e4b ARM: dts: msm: Change iommu-dma to atomic from fastmap for Monaco
Fix the memory mapping error for non dma-coherent target Monaco
when iommu-dma is used as "fastmap" by changing it to "atomic".

Hence, Change iommu-dma to atomic setting.

Change-Id: Ic21cbd4d5e9e429dd6aa577652d0ccb1a9acc99c
Signed-off-by: Viken Dadhaniya <quic_vdadhani@quicinc.com>
2025-02-19 21:28:09 -08:00
Ravulapati Vishnu Vardhan Rao
54e16fa76d ARM: dts: msm: Add support KERA + RCM + ORNE
Add support for RCM KERA device with Orne.

Change-Id: I1b1878fee4d5f662dc011fe76bdba3f6950d42f7
Signed-off-by: Ravulapati Vishnu Vardhan Rao <quic_visr@quicinc.com>
2025-02-18 23:00:23 -08:00
QCTECMDR Service
1f749d3dea Merge "ARM: dts: msm: Update the tuna gcc and display clock controller nodes" 2025-02-18 12:58:36 -08:00
QCTECMDR Service
a7b3572ba8 Merge "ARM: dts: msm: Reserve 16kb to dcc on TZ for tuna" 2025-02-17 19:13:47 -08:00
Priyansh Jain
f8af1020f9 ARM: dts: qcom: Update cpu pause mappings to cpu tsens sensors for tuna
Update cpu pause mappings to cpu tsens sensors for tuna.

Change-Id: I998e4e916e8f552d2705cd51b1d6053070fc2470
Signed-off-by: Priyansh Jain <quic_priyjain@quicinc.com>
2025-02-17 23:09:37 +05:30
Manish Pandey
d8ceac849d ARM: dts: qcom: Update ESI affinity mask for tuna
Update ESI affinity mask in tuna device tree for UFS
performance reasons.

Change-Id: Ie06355e2d2604553da0f1e72b6d46032c55cdcf4
Signed-off-by: Manish Pandey <quic_mapa@quicinc.com>
2025-02-17 23:09:37 +05:30
songchai
ec805f5b8b ARM: dts: msm: Reserve 24kb to dcc on TZ for tuna
Reserve 24kb to dcc on TZ while HLOS have 8 KB.

Change-Id: Ic30e6c0c32d6994e495091b4bddfa07e55c36285
Signed-off-by: songchai <quic_songchai@quicinc.com>
2025-02-17 23:09:34 +05:30
Manish Pandey
6c0b3ebd6c ARM: dts: msm: Update ESI-affinity CPUs for Kera
Update MCQ esi-affinity CPUs for kera to enhance performance.

Change-Id: I1f6288b7da2e90d0c40f287bcf51a1eaa3147dfe
Signed-off-by: Manish Pandey <quic_mapa@quicinc.com>
2025-02-17 23:09:30 +05:30
Jayaprakash Madisetty
d56825f5c4 ARM: dts: msm: add disp_cc io to sde cesta
To enable and disable mdp clock gating functionality with
cesta immediate vote approach, add disp_cc_io memory to
sde cesta.

Change-Id: I2bd6d80269a69d870f2c8b4ff0b1bf8b1270aa6f
Signed-off-by: Jayaprakash Madisetty <quic_jmadiset@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-17 20:12:39 +05:30
Manish Pandey
183620f22f ARM: dts: qcom: Update ufs device tree property for sun
Replace `qcom,storage-boost` with `qcom,enforce-high-irq-cpus`.

Change-Id: I9d7aecb46f2c28f27e74d600723164bcab8d830c
Signed-off-by: Manish Pandey <quic_mapa@quicinc.com>
2025-02-17 13:20:33 +05:30
QCTECMDR Service
2dfb655f06 Merge "ARM: dts: msm: correct static atid for snoc & tpdm-wcss" 2025-02-16 19:28:20 -08:00
Xiaoqi Zhuang
eed40560ba ARM: dts: msm: correct static atid for snoc & tpdm-wcss
Correct static atid for snoc & tpdm-wcss.

Change-Id: I112643221a99e38ba672b5649d98dbd5b1095e12
Signed-off-by: Xiaoqi Zhuang <quic_xiaozhua@quicinc.com>
2025-02-16 14:24:52 +08:00
QCTECMDR Service
cce90c8656 Merge "ARM: dts: qcom: Update correct cpu sensor to cpu pause mapping for kera" 2025-02-14 16:09:52 -08:00
QCTECMDR Service
4e2e6546e7 Merge "ARM: dts: msm: Replace force-low-pwm-size with mid-res-support" 2025-02-14 16:09:52 -08:00
QCTECMDR Service
d87e2de79b Merge "dt-bindings: pwm-qti-lpg: Add support for medium resolution PWM" 2025-02-14 16:09:52 -08:00
V S Ganga VaraPrasad (VARA) Adabala
7d92dc60ba Merge commit '820ccdbe30d53ab346f673ac366b7fc494606b0f' into display-kernel.lnx.11.0.r1-rel
Change-Id: Ia8874cb77378d34e9f0cc976c8f8bac177c5d18e
2025-02-14 15:02:59 +05:30
Abhinav Saurabh
8aebb5a491 ARM: dts: msm: add 60hz and 90hz support for VTDR6130 panel on tuna
Add 60hz and 90hz support for VTDR6130 panel on tuna target.

Change-Id: Iad6d7514f241be42bf2cd8addaefa2d3fb1e89a8
Signed-off-by: Abhinav Saurabh <quic_abhisaur@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-14 11:50:27 +05:30
Abhinav Saurabh
41793be5f5 ARM: dts: msm: update in sharp qhd+ panel GPIO name in Kera
Update in Sharp qhd+ panel GPIO name as per recent change
from supplier and enablement of its physical panel in Kera.

Change-Id: I15115714f5e719eed63e741bc7aef8b2fb608c0d
Signed-off-by: Abhinav Saurabh <quic_abhisaur@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-14 11:50:19 +05:30
Abhinav Saurabh
f78eece0c3 ARM: dts: msm: enable touch support for vtdr panel on tuna
Enable touch support for vtdr panel on tuna CDP.

Change-Id: I9bec9f15829c789a9f5230cd59811465f87e895e
Signed-off-by: Abhinav Saurabh <quic_abhisaur@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-14 11:50:10 +05:30
Sailesh Reddy Male
3253c6e1ea ARM: dts: msm: reserve memory region for splash and ramdump
Reserves memory region to enable continuous splash
and ramdump on tuna target.

Change-Id: I0c2da9b0093923b83344e0bf3927022eceb30326
Signed-off-by: Sailesh Reddy Male <quic_reddymal@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-14 11:50:03 +05:30
Niranjan Reddy Dumbala
2415db49e3 Merge commit '88460cd362ee7703a8a7bc6f556b2c97b9e1500a' into kernel.lnx.6.6.r1-rel
Signed-off-by: Niranjan Reddy Dumbala <quic_dnreddy@quicinc.com>
2025-02-13 21:32:19 +05:30
QCTECMDR Service
127dd773cc Merge "ARM: dts: qcom: Add show-resume-irqs device for sdxkova" 2025-02-13 02:14:26 -08:00
songchai
067ed2e371 ARM: dts: msm: Reserve 16kb to dcc on TZ for tuna
Reserve 16kb to dcc on TZ while HLOS have 16 KB.

Change-Id: Ic30e6c0c32d6994e495091b4bddfa07e55c36285
Signed-off-by: songchai <quic_songchai@quicinc.com>
2025-02-13 14:13:04 +08:00
Shudan Liu
0bff45c93b ARM: dts: qcom: add sun le target
Add sun le target on bazel file.

Change-Id: If36563ad405f199a36f8bf4a020960c77ebba3eb
Signed-off-by: Shudan Liu <quic_c_shudan@quicinc.com>
2025-02-13 13:36:30 +08:00
QCTECMDR Service
8dc0203733 Merge "ARM: dts: msm: add trusted touch properties for kera qrd" 2025-02-12 20:17:34 -08:00
Linux Build Service Account
a0bd253e97 Merge e2eb19d709 on remote branch
Change-Id: I188955b04eedaae72ffd3c2fe9ddedc978b74ba7
2025-02-12 11:45:06 -08:00
Linux Build Service Account
8c83e45f49 Merge aebcf7088a on remote branch
Change-Id: Ic1069711e379f50e5eac1e95485c5f42971f4b26
2025-02-12 09:12:47 -08:00
QCTECMDR Service
262ebb47a7 Merge "ARM: dts: msm: Add PDC as wakeup parent to TLMM for sdxkova" 2025-02-12 01:15:55 -08:00
QCTECMDR Service
d81d2e684e Merge "ARM: dts: qcom: Update ESI affinity mask for tuna" 2025-02-12 01:15:55 -08:00
QCTECMDR Service
9af51f82de Merge "ARM: dts: qcom: Update cpu pause mappings to cpu tsens sensors for tuna" 2025-02-12 01:15:55 -08:00
QCTECMDR Service
bcc26b58a4 Merge "ARM: dts: msm: Update ESI-affinity CPUs for Kera" 2025-02-12 01:15:55 -08:00
Uttkarsh Aggarwal
10e9827b93 ARM: dts: msm: Removing wcd node from kera qrd
In this change removing wcd node from qrd platform
because in qrd we have Tambora not Harmonium.

Change-Id: Iac222e0d201e9126523d2540cddeb8db5a758e9f
Signed-off-by: Uttkarsh Aggarwal <quic_uaggarwa@quicinc.com>
2025-02-11 20:34:34 -08:00
Linux Build Service Account
f677a538cf Merge 95d8656191 on remote branch
Change-Id: Ief283cfe9eb4be5cacbddd13ba3fd0911dfe2b25
2025-02-11 16:54:15 -08:00
QCTECMDR Service
f5b12d9160 Merge "ARM: dts: msm: Add show-resume-irqs device for tuna" 2025-02-11 05:48:04 -08:00
QCTECMDR Service
7c6955a9c9 Merge "ARM: dts: msm: Enable idle states for Kera VM" 2025-02-11 05:48:04 -08:00
QCTECMDR Service
c3ce75c007 Merge "ARM: dts: msm: Add show-resume-irqs device for kera" 2025-02-11 05:48:04 -08:00
Priyansh Jain
c3ef7b651b ARM: dts: qcom: Update correct cpu sensor to cpu pause mapping for kera
Update correct cpu sensor to cpu pause mapping for kera.

Change-Id: I56d72cb0042d957b59ecd8c9c7ce01e978982a0a
Signed-off-by: Priyansh Jain <quic_priyjain@quicinc.com>
2025-02-11 05:06:27 -08:00
Sneh Mankad
08f767f1f1 ARM: dts: qcom: Add show-resume-irqs device for sdxkova
Add show-resume-irqs feature to show the irq number that triggered
suspend exit.

Change-Id: I54c59bdc1ae476ca7a86fd34976744eb3db6dcf9
Signed-off-by: Sneh Mankad <quic_smankad@quicinc.com>
2025-02-11 18:26:38 +05:30
Ravulapati Vishnu Vardhan Rao
d2fe78d4a6 ARM: dts: msm: Add record audio routes
Add record in audio-routes for tuna7
where it is missing for record over AATC.
With this can record using AATC.

Change-Id: I9a76e16d5dc8168a11411ce715559350e6cc0c1f
Signed-off-by: Ravulapati Vishnu Vardhan Rao <quic_visr@quicinc.com>
2025-02-11 01:17:11 -08:00
Rajeev Nandan
e8ba29204b ARM: dts: msm: support 4k sharp panel on Tuna CDP
Support 4k sharp panel on Tuna CDP.

Change-Id: Ifdc1fa4edfe7ac752e1e4d8ab56d4735427d633b
Signed-off-by: Rajeev Nandan <quic_rajeevny@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-11 11:19:41 +05:30
Ayushi Makhija
4dbf744295 ARM: dts: msm: remove hard coded panel clk rate for kera RCM
Remove hard coded panel clk rate Kera RCM platform.

Change-Id: I1c3c77eed76665e87e9ec0ed0dfc2ba80e97e08e
Signed-off-by: Ayushi Makhija <quic_amakhija@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-11 11:19:33 +05:30
Priyansh Jain
7d02285338 ARM: dts: qcom: Update cpu pause mappings to cpu tsens sensors for tuna
Update cpu pause mappings to cpu tsens sensors for tuna.

Change-Id: I998e4e916e8f552d2705cd51b1d6053070fc2470
Signed-off-by: Priyansh Jain <quic_priyjain@quicinc.com>
2025-02-10 21:10:32 +05:30
QCTECMDR Service
e475c0187e Merge "ARM: dts: qcom: change include files for kera iot dts" 2025-02-10 03:57:39 -08:00
Manish Kumar Sharma
bc72a67acc BT_Transport: FMD Retention Changes
- Only necessary regulators are enabled for FMD retention changes.

Change-Id: I50f66413132ae60aaa4b6db6f7bebc4a1d23b743
2025-02-10 11:48:00 +05:30
Ayushi Makhija
833aabb4db ARM: dts: msm: remove hard coded panel clk rate for kera RCM
Remove hard coded panel clk rate Kera RCM platform.

Change-Id: I1c3c77eed76665e87e9ec0ed0dfc2ba80e97e08e
Signed-off-by: Ayushi Makhija <quic_amakhija@quicinc.com>
2025-02-06 23:30:17 -08:00