Commit Graph

4892 Commits

Author SHA1 Message Date
Yingchao Deng
285a63e7b4 ARM: dts: msm: Reserve 16kb to dcc on TZ for kera
Reserve 16kb to dcc on TZ while HLOS have 16 KB.

Change-Id: I2063be0924b5719bd2c3abfffc84c0044d74ae37
Signed-off-by: Yingchao Deng <quic_yingdeng@quicinc.com>
2025-02-26 17:29:47 -08:00
Linux Build Service Account
65f94cf12d Merge ca5254fe54 on remote branch
Change-Id: If9fbdfdfbb5429e4c5e0ff37271f78b4bfbace93
2025-02-26 15:33:24 -08:00
Linux Build Service Account
b1c69a388b Merge a7b3572ba8 on remote branch
Change-Id: I18276374d0982f7c6d75adafbb93b2d6de8a3532
2025-02-26 06:34:55 -08:00
Linux Build Service Account
3988e93810 Merge 8aebb5a491 on remote branch
Change-Id: Icd5d9ae7cc3ec67ba7e643bfc2fdb919630d39ea
2025-02-26 01:51:11 -08:00
QCTECMDR Service
1a232be3b6 Merge "ARM: dts: msm: Add record audio routes" 2025-02-26 01:31:16 -08:00
QCTECMDR Service
9757a91a03 Merge "ARM: dts: msm: add wcn-bt-ext for enabling second bt backend。" 2025-02-26 01:31:16 -08:00
Brindha T
a52b4bbdb5 dt-bindings: soc: qcom: Add qcom,pmic-ecid bindings
Add bindings documentation for qcom,pmic-ecid. PMIC ECID provides the
PMIC specific information for identification.

Change-Id: I012670359ad1b1c4aea92f59b9430efc6e446f5f
Signed-off-by: Brindha T<quic_brint@quicinc.com>
2025-02-26 11:16:14 +05:30
Sneh Mankad
c7cb6a9a92 ARM: dts: qcom: Add stats and sys-pm-vx devices for sdxkova
Add devices to track CPU LPMs, SoC level LPMs, and system pm
violators.

Change-Id: I65a0dfeb814b47bdfcc4468ec8f1e7f63338581c
Signed-off-by: Sneh Mankad <quic_smankad@quicinc.com>
2025-02-25 20:54:37 -08:00
QCTECMDR Service
4358e7ec1c Merge "ARM: dts: msm: add qcom,pm-qos-latency for tuna" 2025-02-25 11:13:36 -08:00
QCTECMDR Service
9799c3684e Merge "ARM: dts: msm: add qcom,pm-qos-latency for sun" 2025-02-25 11:13:36 -08:00
Linux Build Service Account
2c71646cb6 Merge bc72a67acc on remote branch
Change-Id: I3f1b409bfe8df4d8f7041ca626f17b65c432081c
2025-02-25 10:02:52 -08:00
QCTECMDR Service
6fc92cca7e Merge "ARM: dts: msm: add disp_cc io and ctl hyp DT property" 2025-02-25 09:26:40 -08:00
Ravulapati Vishnu Vardhan Rao
78c03916fe ARM: dts: msm: update clk div factor entry for TX and VA macros
Update clk div factor entries for TX and VA macros to reflect
proper HW configuration.

Change-Id: Ic5456d7e30245a484b6a4888835c7e6f838eb92b
Signed-off-by: Ravulapati Vishnu Vardhan Rao <quic_visr@quicinc.com>
2025-02-25 19:50:30 +05:30
QCTECMDR Service
9ddd2c748e Merge "ARM: dts: qcom: Update ufs device tree property for sun" 2025-02-25 03:14:37 -08:00
Manish Pandey
2957ae5750 ARM: dts: qcom: Update ufs device tree property for sun
Replace `qcom,storage-boost` with `qcom,enforce-high-irq-cpus`.

Change-Id: I9d7aecb46f2c28f27e74d600723164bcab8d830c
Signed-off-by: Manish Pandey <quic_mapa@quicinc.com>
2025-02-25 00:02:07 -08:00
Uttkarsh Aggarwal
b1860f49b1 ARM: dts: msm: add qcom,pm-qos-latency for sun
It will help for USB KPI.

Change-Id: I4b4ba5cc7aca95952a91bbd21f5d1cc2ab020ca2
Signed-off-by: Uttkarsh Aggarwal <quic_uaggarwa@quicinc.com>
2025-02-24 14:18:39 +05:30
Tingguo Cheng
4264c3a1d5 ARM: dts: msm: Update slave address of smb1393 for Kera qrd
Update the slave address for slave charger debug support.
As well as update the slave address for glink adc channels
to fix reading I/O errors.

Change-Id: If1a0725aeeb1a67d7a19a3a5629ca2be44ff674c
Signed-off-by: Tingguo Cheng <quic_tingguoc@quicinc.com>
2025-02-23 22:36:26 -08:00
Uttkarsh Aggarwal
93a260589d ARM: dts: msm: add qcom,pm-qos-latency for tuna
It will help for USB KPI.

Change-Id: Icc2cc1cd63998625b2ed9dd99a81b45ed3971c15
Signed-off-by: Uttkarsh Aggarwal <quic_uaggarwa@quicinc.com>
2025-02-23 20:13:32 -08:00
QCTECMDR Service
38969a0ac9 Merge "ARM: dts: msm: Change iommu-dma to atomic from fastmap for Monaco" 2025-02-20 21:28:02 -08:00
QCTECMDR Service
2769690582 Merge "ARM: dts: qcom: add sun le target" 2025-02-20 21:28:02 -08:00
QCTECMDR Service
187e3a5b4e Merge "ARM: dts: msm: Removing wcd node from kera qrd" 2025-02-20 21:28:02 -08:00
Sailesh Reddy Male
4648e8647f ARM: dts: msm: add disp_cc io to cesta and ctl hyp to mdss_mdp device
To enable and disable mdp clock gating functionality with
cesta immediate vote approach, add disp_cc_io memory to
sde cesta. Add changes to enable ctl hyp property for
reserve reservation on datapath used in a VM.

Change-Id: Id10875ecb90acb8a922ef4e4788da13a764ea102
Signed-off-by: Sailesh Reddy Male <quic_reddymal@quicinc.com>
2025-02-20 13:28:00 +05:30
Sailesh Reddy Male
709107dd1c ARM: dts: msm: add xo clock in sde_cesta for kera target
Add xo clock in sde_cesta for kera target. This will help
to vote for xo frequency during cesta idle time.

Change-Id: Ic4370c8a49ffbec2743c022e438280d371a5a968
Signed-off-by: Sailesh Reddy Male <quic_reddymal@quicinc.com>
2025-02-20 13:22:00 +05:30
Sailesh Reddy Male
03f3cfccb9 ARM: dts: msm: enable display cesta on kera target
Add display cesta related DT node on kera target. Move
the GDSC & MDP core clock from MDP to cesta node, as it
will be controlled through cesta. Add the cesta
related register offsets in trusted-vm DT.

Change-Id: I1f777f3402d8a4d7d57ca889206a4095447abb7d
Signed-off-by: Sailesh Reddy Male <quic_reddymal@quicinc.com>
2025-02-20 13:19:35 +05:30
Sampurna Bolloju
54b12f3ac1 ARM: dts: msm: add disp_cc io and ctl hyp DT property
To enable and disable mdp clock gating functionality with
cesta immediate vote approach, add disp_cc_io memory to
sde cesta. Add ctl hyp DT property for reserve reservation
on a datapath used in VM.

Change-Id: I4c1b900dfb5e1a7d725aea80b4519bc1f9472e03
Signed-off-by: Sampurna Bolloju <quic_sampboll@quicinc.com>
2025-02-20 13:00:00 +05:30
Viken Dadhaniya
bd55757e4b ARM: dts: msm: Change iommu-dma to atomic from fastmap for Monaco
Fix the memory mapping error for non dma-coherent target Monaco
when iommu-dma is used as "fastmap" by changing it to "atomic".

Hence, Change iommu-dma to atomic setting.

Change-Id: Ic21cbd4d5e9e429dd6aa577652d0ccb1a9acc99c
Signed-off-by: Viken Dadhaniya <quic_vdadhani@quicinc.com>
2025-02-19 21:28:09 -08:00
Ravulapati Vishnu Vardhan Rao
54e16fa76d ARM: dts: msm: Add support KERA + RCM + ORNE
Add support for RCM KERA device with Orne.

Change-Id: I1b1878fee4d5f662dc011fe76bdba3f6950d42f7
Signed-off-by: Ravulapati Vishnu Vardhan Rao <quic_visr@quicinc.com>
2025-02-18 23:00:23 -08:00
QCTECMDR Service
1f749d3dea Merge "ARM: dts: msm: Update the tuna gcc and display clock controller nodes" 2025-02-18 12:58:36 -08:00
Gayathri Veeragandam
50079aa858 ARM: dts: msm: Update Tuna GPU frequency plan
Update frequency plan as per the latest recommendation.

Change-Id: Ibdd4774022e90ebc0c670ce2cadc071b988698d4
2025-02-18 04:44:55 -08:00
QCTECMDR Service
a7b3572ba8 Merge "ARM: dts: msm: Reserve 16kb to dcc on TZ for tuna" 2025-02-17 19:13:47 -08:00
Priyansh Jain
f8af1020f9 ARM: dts: qcom: Update cpu pause mappings to cpu tsens sensors for tuna
Update cpu pause mappings to cpu tsens sensors for tuna.

Change-Id: I998e4e916e8f552d2705cd51b1d6053070fc2470
Signed-off-by: Priyansh Jain <quic_priyjain@quicinc.com>
2025-02-17 23:09:37 +05:30
Manish Pandey
d8ceac849d ARM: dts: qcom: Update ESI affinity mask for tuna
Update ESI affinity mask in tuna device tree for UFS
performance reasons.

Change-Id: Ie06355e2d2604553da0f1e72b6d46032c55cdcf4
Signed-off-by: Manish Pandey <quic_mapa@quicinc.com>
2025-02-17 23:09:37 +05:30
songchai
ec805f5b8b ARM: dts: msm: Reserve 24kb to dcc on TZ for tuna
Reserve 24kb to dcc on TZ while HLOS have 8 KB.

Change-Id: Ic30e6c0c32d6994e495091b4bddfa07e55c36285
Signed-off-by: songchai <quic_songchai@quicinc.com>
2025-02-17 23:09:34 +05:30
Manish Pandey
6c0b3ebd6c ARM: dts: msm: Update ESI-affinity CPUs for Kera
Update MCQ esi-affinity CPUs for kera to enhance performance.

Change-Id: I1f6288b7da2e90d0c40f287bcf51a1eaa3147dfe
Signed-off-by: Manish Pandey <quic_mapa@quicinc.com>
2025-02-17 23:09:30 +05:30
Jayaprakash Madisetty
d56825f5c4 ARM: dts: msm: add disp_cc io to sde cesta
To enable and disable mdp clock gating functionality with
cesta immediate vote approach, add disp_cc_io memory to
sde cesta.

Change-Id: I2bd6d80269a69d870f2c8b4ff0b1bf8b1270aa6f
Signed-off-by: Jayaprakash Madisetty <quic_jmadiset@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-17 20:12:39 +05:30
Manish Pandey
183620f22f ARM: dts: qcom: Update ufs device tree property for sun
Replace `qcom,storage-boost` with `qcom,enforce-high-irq-cpus`.

Change-Id: I9d7aecb46f2c28f27e74d600723164bcab8d830c
Signed-off-by: Manish Pandey <quic_mapa@quicinc.com>
2025-02-17 13:20:33 +05:30
QCTECMDR Service
2dfb655f06 Merge "ARM: dts: msm: correct static atid for snoc & tpdm-wcss" 2025-02-16 19:28:20 -08:00
Xiaoqi Zhuang
eed40560ba ARM: dts: msm: correct static atid for snoc & tpdm-wcss
Correct static atid for snoc & tpdm-wcss.

Change-Id: I112643221a99e38ba672b5649d98dbd5b1095e12
Signed-off-by: Xiaoqi Zhuang <quic_xiaozhua@quicinc.com>
2025-02-16 14:24:52 +08:00
QCTECMDR Service
cce90c8656 Merge "ARM: dts: qcom: Update correct cpu sensor to cpu pause mapping for kera" 2025-02-14 16:09:52 -08:00
QCTECMDR Service
4e2e6546e7 Merge "ARM: dts: msm: Replace force-low-pwm-size with mid-res-support" 2025-02-14 16:09:52 -08:00
QCTECMDR Service
d87e2de79b Merge "dt-bindings: pwm-qti-lpg: Add support for medium resolution PWM" 2025-02-14 16:09:52 -08:00
V S Ganga VaraPrasad (VARA) Adabala
7d92dc60ba Merge commit '820ccdbe30d53ab346f673ac366b7fc494606b0f' into display-kernel.lnx.11.0.r1-rel
Change-Id: Ia8874cb77378d34e9f0cc976c8f8bac177c5d18e
2025-02-14 15:02:59 +05:30
Abhinav Saurabh
8aebb5a491 ARM: dts: msm: add 60hz and 90hz support for VTDR6130 panel on tuna
Add 60hz and 90hz support for VTDR6130 panel on tuna target.

Change-Id: Iad6d7514f241be42bf2cd8addaefa2d3fb1e89a8
Signed-off-by: Abhinav Saurabh <quic_abhisaur@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-14 11:50:27 +05:30
Abhinav Saurabh
41793be5f5 ARM: dts: msm: update in sharp qhd+ panel GPIO name in Kera
Update in Sharp qhd+ panel GPIO name as per recent change
from supplier and enablement of its physical panel in Kera.

Change-Id: I15115714f5e719eed63e741bc7aef8b2fb608c0d
Signed-off-by: Abhinav Saurabh <quic_abhisaur@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-14 11:50:19 +05:30
Abhinav Saurabh
f78eece0c3 ARM: dts: msm: enable touch support for vtdr panel on tuna
Enable touch support for vtdr panel on tuna CDP.

Change-Id: I9bec9f15829c789a9f5230cd59811465f87e895e
Signed-off-by: Abhinav Saurabh <quic_abhisaur@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-14 11:50:10 +05:30
Sailesh Reddy Male
3253c6e1ea ARM: dts: msm: reserve memory region for splash and ramdump
Reserves memory region to enable continuous splash
and ramdump on tuna target.

Change-Id: I0c2da9b0093923b83344e0bf3927022eceb30326
Signed-off-by: Sailesh Reddy Male <quic_reddymal@quicinc.com>
Signed-off-by: lnxdisplay <lnxdisplay@localhost>
2025-02-14 11:50:03 +05:30
Niranjan Reddy Dumbala
2415db49e3 Merge commit '88460cd362ee7703a8a7bc6f556b2c97b9e1500a' into kernel.lnx.6.6.r1-rel
Signed-off-by: Niranjan Reddy Dumbala <quic_dnreddy@quicinc.com>
2025-02-13 21:32:19 +05:30
QCTECMDR Service
127dd773cc Merge "ARM: dts: qcom: Add show-resume-irqs device for sdxkova" 2025-02-13 02:14:26 -08:00
songchai
067ed2e371 ARM: dts: msm: Reserve 16kb to dcc on TZ for tuna
Reserve 16kb to dcc on TZ while HLOS have 16 KB.

Change-Id: Ic30e6c0c32d6994e495091b4bddfa07e55c36285
Signed-off-by: songchai <quic_songchai@quicinc.com>
2025-02-13 14:13:04 +08:00
Shudan Liu
0bff45c93b ARM: dts: qcom: add sun le target
Add sun le target on bazel file.

Change-Id: If36563ad405f199a36f8bf4a020960c77ebba3eb
Signed-off-by: Shudan Liu <quic_c_shudan@quicinc.com>
2025-02-13 13:36:30 +08:00