ARM: dts: msm: tuna: Update capacity property

Update "capacity-dmips-mhz" for tuna. It is used to build Energy Model
which in turn is used by EAS to take placement decisions.

Change-Id: If4c0886b8a683e63f32f700f53968a1e2dbd1e42
Signed-off-by: Ankit Sharma <quic_anshar@quicinc.com>
This commit is contained in:
Ankit Sharma
2024-11-04 13:50:54 +05:30
parent 1b9afa3933
commit 4269c43e64

View File

@@ -154,7 +154,7 @@
#cooling-cells = <2>;
cpu-release-addr = <0x0 0xE3940000>;
next-level-cache = <&L2_2>;
capacity-dmips-mhz = <1035>;
capacity-dmips-mhz = <1024>;
dynamic-power-coefficient = <121>;
L2_2: l2-cache {
compatible = "cache";
@@ -175,7 +175,7 @@
#cooling-cells = <2>;
cpu-release-addr = <0x0 0xE3940000>;
next-level-cache = <&L2_3>;
capacity-dmips-mhz = <1035>;
capacity-dmips-mhz = <1024>;
dynamic-power-coefficient = <121>;
L2_3: l2-cache {
compatible = "cache";
@@ -196,7 +196,7 @@
#cooling-cells = <2>;
cpu-release-addr = <0x0 0xE3940000>;
next-level-cache = <&L2_4>;
capacity-dmips-mhz = <1035>;
capacity-dmips-mhz = <1024>;
dynamic-power-coefficient = <121>;
L2_4: l2-cache {
compatible = "cache";
@@ -217,7 +217,7 @@
#cooling-cells = <2>;
cpu-release-addr = <0x0 0xE3940000>;
next-level-cache = <&L2_5>;
capacity-dmips-mhz = <1035>;
capacity-dmips-mhz = <1024>;
dynamic-power-coefficient = <121>;
L2_5: l2-cache {
compatible = "cache";
@@ -238,7 +238,7 @@
#cooling-cells = <2>;
cpu-release-addr = <0x0 0xE3940000>;
next-level-cache = <&L2_6>;
capacity-dmips-mhz = <1035>;
capacity-dmips-mhz = <1024>;
dynamic-power-coefficient = <121>;
L2_6: l2-cache {
compatible = "cache";
@@ -259,7 +259,7 @@
#cooling-cells = <2>;
cpu-release-addr = <0x0 0xE3940000>;
next-level-cache = <&L2_7>;
capacity-dmips-mhz = <1178>;
capacity-dmips-mhz = <1157>;
dynamic-power-coefficient = <295>;
L2_7: l2-cache {
compatible = "cache";