236 lines
8.5 KiB
C
236 lines
8.5 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
/*
|
|
* Copyright (c) 2023-2024, Qualcomm Innovation Center, Inc. All rights reserved.
|
|
*/
|
|
|
|
#ifndef __DT_BINDINGS_INTERCONNECT_QCOM_SUN_H
|
|
#define __DT_BINDINGS_INTERCONNECT_QCOM_SUN_H
|
|
|
|
#define MASTER_GPU_TCU 0
|
|
#define MASTER_SYS_TCU 1
|
|
#define MASTER_APPSS_PROC 2
|
|
#define MASTER_LLCC 3
|
|
#define MASTER_QDSS_BAM 4
|
|
#define MASTER_QSPI_0 5
|
|
#define MASTER_QUP_1 6
|
|
#define MASTER_QUP_2 7
|
|
#define MASTER_A1NOC_SNOC 8
|
|
#define MASTER_A2NOC_SNOC 9
|
|
#define MASTER_CAMNOC_HF 10
|
|
#define MASTER_CAMNOC_NRT_ICP_SF 11
|
|
#define MASTER_CAMNOC_RT_CDM_SF 12
|
|
#define MASTER_CAMNOC_SF 13
|
|
#define MASTER_GEM_NOC_CNOC 14
|
|
#define MASTER_GEM_NOC_PCIE_SNOC 15
|
|
#define MASTER_GFX3D 16
|
|
#define MASTER_LPASS_GEM_NOC 17
|
|
#define MASTER_LPASS_LPINOC 18
|
|
#define MASTER_LPIAON_NOC 19
|
|
#define MASTER_LPASS_PROC 20
|
|
#define MASTER_MDP 21
|
|
#define MASTER_MSS_PROC 22
|
|
#define MASTER_MNOC_HF_MEM_NOC 23
|
|
#define MASTER_MNOC_SF_MEM_NOC 24
|
|
#define MASTER_CDSP_PROC 25
|
|
#define MASTER_COMPUTE_NOC 26
|
|
#define MASTER_ANOC_PCIE_GEM_NOC 27
|
|
#define MASTER_SNOC_SF_MEM_NOC 28
|
|
#define MASTER_UBWC_P 29
|
|
#define MASTER_CDSP_HCP 30
|
|
#define MASTER_VIDEO_CV_PROC 31
|
|
#define MASTER_VIDEO_EVA 32
|
|
#define MASTER_VIDEO_MVP 33
|
|
#define MASTER_VIDEO_V_PROC 34
|
|
#define MASTER_CNOC_CFG 35
|
|
#define MASTER_CNOC_MNOC_CFG 36
|
|
#define MASTER_PCIE_ANOC_CFG 37
|
|
#define MASTER_QUP_CORE_0 38
|
|
#define MASTER_QUP_CORE_1 39
|
|
#define MASTER_QUP_CORE_2 40
|
|
#define MASTER_CRYPTO 41
|
|
#define MASTER_IPA 42
|
|
#define MASTER_QUP_3 43
|
|
#define MASTER_SOCCP_AGGR_NOC 44
|
|
#define MASTER_SP 45
|
|
#define MASTER_GIC 46
|
|
#define MASTER_PCIE_0 47
|
|
#define MASTER_QDSS_ETR 48
|
|
#define MASTER_QDSS_ETR_1 49
|
|
#define MASTER_SDCC_2 50
|
|
#define MASTER_SDCC_4 51
|
|
#define MASTER_UFS_MEM 52
|
|
#define MASTER_USB3_0 53
|
|
#define SLAVE_UBWC_P 512
|
|
#define SLAVE_EBI1 513
|
|
#define SLAVE_AHB2PHY_SOUTH 514
|
|
#define SLAVE_AHB2PHY_NORTH 515
|
|
#define SLAVE_AOSS 516
|
|
#define SLAVE_CAMERA_CFG 517
|
|
#define SLAVE_CLK_CTL 518
|
|
#define SLAVE_CRYPTO_0_CFG 519
|
|
#define SLAVE_DISPLAY_CFG 520
|
|
#define SLAVE_EVA_CFG 521
|
|
#define SLAVE_GFX3D_CFG 522
|
|
#define SLAVE_I2C 523
|
|
#define SLAVE_I3C_IBI0_CFG 524
|
|
#define SLAVE_I3C_IBI1_CFG 525
|
|
#define SLAVE_IMEM_CFG 526
|
|
#define SLAVE_IPA_CFG 527
|
|
#define SLAVE_IPC_ROUTER_CFG 528
|
|
#define SLAVE_CNOC_MSS 529
|
|
#define SLAVE_PCIE_CFG 530
|
|
#define SLAVE_PRNG 531
|
|
#define SLAVE_QDSS_CFG 532
|
|
#define SLAVE_QSPI_0 533
|
|
#define SLAVE_QUP_3 534
|
|
#define SLAVE_QUP_1 535
|
|
#define SLAVE_QUP_2 536
|
|
#define SLAVE_SDCC_2 537
|
|
#define SLAVE_SDCC_4 538
|
|
#define SLAVE_SOCCP 539
|
|
#define SLAVE_SPSS_CFG 540
|
|
#define SLAVE_TCSR 541
|
|
#define SLAVE_TLMM 542
|
|
#define SLAVE_TME_CFG 543
|
|
#define SLAVE_UFS_MEM_CFG 544
|
|
#define SLAVE_USB3_0 545
|
|
#define SLAVE_VENUS_CFG 546
|
|
#define SLAVE_VSENSE_CTRL_CFG 547
|
|
#define SLAVE_A1NOC_SNOC 548
|
|
#define SLAVE_A2NOC_SNOC 549
|
|
#define SLAVE_APPSS 550
|
|
#define SLAVE_GEM_NOC_CNOC 551
|
|
#define SLAVE_SNOC_GEM_NOC_SF 552
|
|
#define SLAVE_LLCC 553
|
|
#define SLAVE_LPASS_GEM_NOC 554
|
|
#define SLAVE_LPIAON_NOC_LPASS_AG_NOC 555
|
|
#define SLAVE_LPICX_NOC_LPIAON_NOC 556
|
|
#define SLAVE_MNOC_HF_MEM_NOC 557
|
|
#define SLAVE_MNOC_SF_MEM_NOC 558
|
|
#define SLAVE_CDSP_MEM_NOC 559
|
|
#define SLAVE_MEM_NOC_PCIE_SNOC 560
|
|
#define SLAVE_ANOC_PCIE_GEM_NOC 561
|
|
#define SLAVE_CNOC_CFG 562
|
|
#define SLAVE_DDRSS_CFG 563
|
|
#define SLAVE_CNOC_MNOC_CFG 564
|
|
#define SLAVE_PCIE_ANOC_CFG 565
|
|
#define SLAVE_QUP_CORE_0 566
|
|
#define SLAVE_QUP_CORE_1 567
|
|
#define SLAVE_QUP_CORE_2 568
|
|
#define SLAVE_BOOT_IMEM 569
|
|
#define SLAVE_IMEM 570
|
|
#define SLAVE_BOOT_IMEM_2 571
|
|
#define SLAVE_SERVICE_CNOC 572
|
|
#define SLAVE_SERVICE_MNOC 573
|
|
#define SLAVE_SERVICE_PCIE_ANOC 574
|
|
#define SLAVE_PCIE_0 575
|
|
#define SLAVE_QDSS_STM 576
|
|
#define SLAVE_TCU 577
|
|
#define MASTER_LLCC_DISP 1000
|
|
#define MASTER_MDP_DISP 1001
|
|
#define MASTER_MNOC_HF_MEM_NOC_DISP 1002
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_DISP 1003
|
|
#define SLAVE_EBI1_DISP 1512
|
|
#define SLAVE_LLCC_DISP 1513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_DISP 1514
|
|
#define MASTER_LLCC_CAM_IFE_0 2000
|
|
#define MASTER_CAMNOC_HF_CAM_IFE_0 2001
|
|
#define MASTER_CAMNOC_NRT_ICP_SF_CAM_IFE_0 2002
|
|
#define MASTER_CAMNOC_RT_CDM_SF_CAM_IFE_0 2003
|
|
#define MASTER_CAMNOC_SF_CAM_IFE_0 2004
|
|
#define MASTER_MNOC_HF_MEM_NOC_CAM_IFE_0 2005
|
|
#define MASTER_MNOC_SF_MEM_NOC_CAM_IFE_0 2006
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_CAM_IFE_0 2007
|
|
#define SLAVE_EBI1_CAM_IFE_0 2512
|
|
#define SLAVE_LLCC_CAM_IFE_0 2513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_CAM_IFE_0 2514
|
|
#define SLAVE_MNOC_SF_MEM_NOC_CAM_IFE_0 2515
|
|
#define MASTER_LLCC_CAM_IFE_1 3000
|
|
#define MASTER_CAMNOC_HF_CAM_IFE_1 3001
|
|
#define MASTER_CAMNOC_NRT_ICP_SF_CAM_IFE_1 3002
|
|
#define MASTER_CAMNOC_RT_CDM_SF_CAM_IFE_1 3003
|
|
#define MASTER_CAMNOC_SF_CAM_IFE_1 3004
|
|
#define MASTER_MNOC_HF_MEM_NOC_CAM_IFE_1 3005
|
|
#define MASTER_MNOC_SF_MEM_NOC_CAM_IFE_1 3006
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_CAM_IFE_1 3007
|
|
#define SLAVE_EBI1_CAM_IFE_1 3512
|
|
#define SLAVE_LLCC_CAM_IFE_1 3513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_CAM_IFE_1 3514
|
|
#define SLAVE_MNOC_SF_MEM_NOC_CAM_IFE_1 3515
|
|
#define MASTER_LLCC_CAM_IFE_2 4000
|
|
#define MASTER_CAMNOC_HF_CAM_IFE_2 4001
|
|
#define MASTER_CAMNOC_NRT_ICP_SF_CAM_IFE_2 4002
|
|
#define MASTER_CAMNOC_RT_CDM_SF_CAM_IFE_2 4003
|
|
#define MASTER_CAMNOC_SF_CAM_IFE_2 4004
|
|
#define MASTER_MNOC_HF_MEM_NOC_CAM_IFE_2 4005
|
|
#define MASTER_MNOC_SF_MEM_NOC_CAM_IFE_2 4006
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_CAM_IFE_2 4007
|
|
#define SLAVE_EBI1_CAM_IFE_2 4512
|
|
#define SLAVE_LLCC_CAM_IFE_2 4513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_CAM_IFE_2 4514
|
|
#define SLAVE_MNOC_SF_MEM_NOC_CAM_IFE_2 4515
|
|
#define MASTER_IPA_CORE_PCIE_CRM_HW_0 5000
|
|
#define MASTER_LLCC_PCIE_CRM_HW_0 5001
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_PCIE_CRM_HW_0 5002
|
|
#define MASTER_PCIE_0_PCIE_CRM_HW_0 5003
|
|
#define SLAVE_EBI1_PCIE_CRM_HW_0 5512
|
|
#define SLAVE_IPA_CORE_PCIE_CRM_HW_0 5513
|
|
#define SLAVE_LLCC_PCIE_CRM_HW_0 5514
|
|
#define SLAVE_ANOC_PCIE_GEM_NOC_PCIE_CRM_HW_0 5515
|
|
#define MASTER_LLCC_DISP_CRM_HW_0 6000
|
|
#define MASTER_MDP_DISP_CRM_HW_0 6001
|
|
#define MASTER_MNOC_HF_MEM_NOC_DISP_CRM_HW_0 6002
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_DISP_CRM_HW_0 6003
|
|
#define SLAVE_EBI1_DISP_CRM_HW_0 6512
|
|
#define SLAVE_LLCC_DISP_CRM_HW_0 6513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_DISP_CRM_HW_0 6514
|
|
#define MASTER_LLCC_DISP_CRM_HW_1 7000
|
|
#define MASTER_MDP_DISP_CRM_HW_1 7001
|
|
#define MASTER_MNOC_HF_MEM_NOC_DISP_CRM_HW_1 7002
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_DISP_CRM_HW_1 7003
|
|
#define SLAVE_EBI1_DISP_CRM_HW_1 7512
|
|
#define SLAVE_LLCC_DISP_CRM_HW_1 7513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_DISP_CRM_HW_1 7514
|
|
#define MASTER_LLCC_DISP_CRM_HW_2 8000
|
|
#define MASTER_MDP_DISP_CRM_HW_2 8001
|
|
#define MASTER_MNOC_HF_MEM_NOC_DISP_CRM_HW_2 8002
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_DISP_CRM_HW_2 8003
|
|
#define SLAVE_EBI1_DISP_CRM_HW_2 8512
|
|
#define SLAVE_LLCC_DISP_CRM_HW_2 8513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_DISP_CRM_HW_2 8514
|
|
#define MASTER_LLCC_DISP_CRM_HW_3 9000
|
|
#define MASTER_MDP_DISP_CRM_HW_3 9001
|
|
#define MASTER_MNOC_HF_MEM_NOC_DISP_CRM_HW_3 9002
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_DISP_CRM_HW_3 9003
|
|
#define SLAVE_EBI1_DISP_CRM_HW_3 9512
|
|
#define SLAVE_LLCC_DISP_CRM_HW_3 9513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_DISP_CRM_HW_3 9514
|
|
#define MASTER_LLCC_DISP_CRM_HW_4 10000
|
|
#define MASTER_MDP_DISP_CRM_HW_4 10001
|
|
#define MASTER_MNOC_HF_MEM_NOC_DISP_CRM_HW_4 10002
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_DISP_CRM_HW_4 10003
|
|
#define SLAVE_EBI1_DISP_CRM_HW_4 10512
|
|
#define SLAVE_LLCC_DISP_CRM_HW_4 10513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_DISP_CRM_HW_4 10514
|
|
#define MASTER_LLCC_DISP_CRM_HW_5 11000
|
|
#define MASTER_MDP_DISP_CRM_HW_5 11001
|
|
#define MASTER_MNOC_HF_MEM_NOC_DISP_CRM_HW_5 11002
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_DISP_CRM_HW_5 11003
|
|
#define SLAVE_EBI1_DISP_CRM_HW_5 11512
|
|
#define SLAVE_LLCC_DISP_CRM_HW_5 11513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_DISP_CRM_HW_5 11514
|
|
#define MASTER_LLCC_DISP_CRM_SW_0 12000
|
|
#define MASTER_MDP_DISP_CRM_SW_0 12001
|
|
#define MASTER_MNOC_HF_MEM_NOC_DISP_CRM_SW_0 12002
|
|
#define MASTER_ANOC_PCIE_GEM_NOC_DISP_CRM_SW_0 12003
|
|
#define SLAVE_EBI1_DISP_CRM_SW_0 12512
|
|
#define SLAVE_LLCC_DISP_CRM_SW_0 12513
|
|
#define SLAVE_MNOC_HF_MEM_NOC_DISP_CRM_SW_0 12514
|
|
|
|
#define MASTER_UBWC MASTER_UBWC_P
|
|
#define MASTER_PCIE_3 MASTER_PCIE_0
|
|
#define SLAVE_UBWC SLAVE_UBWC_P
|
|
#define MASTER_PCIE_3_PCIE_CRM_HW_0 MASTER_PCIE_0_PCIE_CRM_HW_0
|
|
|
|
#endif
|