// SPDX-License-Identifier: GPL-2.0-only /* * Copyright (c) 2021, The Linux Foundation. All rights reserved. * Copyright (c) 2022-2024, Qualcomm Innovation Center, Inc. All rights reserved. */ #include #include #include #include #include #include #include #include "clk-alpha-pll.h" #include "clk-branch.h" #include "clk-rcg.h" #include "clk-regmap-divider.h" #include "common.h" #include "vdd-level-monaco.h" #include "clk-pm.h" #define CX_GMU_CBCR_SLEEP_MASK 0xf #define CX_GMU_CBCR_SLEEP_SHIFT 4 #define CX_GMU_CBCR_WAKE_MASK 0xf #define CX_GMU_CBCR_WAKE_SHIFT 8 static DEFINE_VDD_REGULATORS(vdd_cx, VDD_HIGH_L1 + 1, 1, vdd_corner); static struct clk_vdd_class *gpu_cc_monaco_regulators[] = { &vdd_cx, }; enum { P_BI_TCXO, P_GPLL0_OUT_MAIN, P_GPLL0_OUT_MAIN_DIV, P_GPU_CC_PLL0_OUT_EVEN, P_GPU_CC_PLL0_OUT_ODD, }; static struct pll_vco lucid_evo_vco[] = { { 249600000, 2000000000, 0 }, }; /* 310MHz configuration*/ static struct alpha_pll_config gpu_cc_pll0_config = { .l = 0x10, .cal_l = 0x44, .alpha = 0x2555, .config_ctl_val = 0x20485699, .config_ctl_hi_val = 0x00182261, .config_ctl_hi1_val = 0x32AA299C, .user_ctl_val = 0x00000000, .user_ctl_hi_val = 0x00000805, }; static struct clk_alpha_pll gpu_cc_pll0 = { .offset = 0x0, .vco_table = lucid_evo_vco, .num_vco = ARRAY_SIZE(lucid_evo_vco), .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO], .config = &gpu_cc_pll0_config, .clkr = { .hw.init = &(struct clk_init_data){ .name = "gpu_cc_pll0", .parent_data = &(const struct clk_parent_data){ .fw_name = "bi_tcxo", }, .num_parents = 1, .ops = &clk_alpha_pll_lucid_evo_ops, }, .vdd_data = { .vdd_class = &vdd_cx, .num_rate_max = VDD_NUM, .rate_max = (unsigned long[VDD_NUM]) { [VDD_LOWER_D1] = 500000000, [VDD_LOWER] = 615000000, [VDD_LOW] = 1066000000, [VDD_LOW_L1] = 1500000000, [VDD_NOMINAL] = 1750000000, [VDD_HIGH] = 2000000000}, }, }, }; static const struct parent_map gpu_cc_parent_map_0[] = { { P_BI_TCXO, 0 }, }; static const struct clk_parent_data gpu_cc_parent_data_0_ao[] = { { .fw_name = "bi_tcxo_ao", }, }; static const struct parent_map gpu_cc_parent_map_1[] = { { P_BI_TCXO, 0 }, { P_GPU_CC_PLL0_OUT_EVEN, 1 }, { P_GPU_CC_PLL0_OUT_ODD, 2 }, { P_GPLL0_OUT_MAIN, 5 }, { P_GPLL0_OUT_MAIN_DIV, 6 }, }; static const struct clk_parent_data gpu_cc_parent_data_1[] = { { .fw_name = "bi_tcxo" }, { .hw = &gpu_cc_pll0.clkr.hw }, { .hw = &gpu_cc_pll0.clkr.hw }, { .fw_name = "gpll0_out_main" }, { .fw_name = "gpll0_out_main_div" }, }; static const struct parent_map gpu_cc_parent_map_2[] = { { P_BI_TCXO, 0 }, { P_GPU_CC_PLL0_OUT_EVEN, 1 }, { P_GPU_CC_PLL0_OUT_ODD, 2 }, { P_GPLL0_OUT_MAIN, 5 }, }; static const struct clk_parent_data gpu_cc_parent_data_2[] = { { .fw_name = "bi_tcxo" }, { .hw = &gpu_cc_pll0.clkr.hw }, { .hw = &gpu_cc_pll0.clkr.hw }, { .fw_name = "gpll0_out_main" }, }; static const struct freq_tbl ftbl_gpu_cc_cxo_aon_clk_src[] = { F(19200000, P_BI_TCXO, 1, 0, 0), { } }; static struct clk_rcg2 gpu_cc_cxo_aon_clk_src = { .cmd_rcgr = 0x4134, .mnd_width = 0, .hid_width = 5, .parent_map = gpu_cc_parent_map_0, .freq_tbl = ftbl_gpu_cc_cxo_aon_clk_src, .enable_safe_config = true, .clkr.hw.init = &(struct clk_init_data){ .name = "gpu_cc_cxo_aon_clk_src", .parent_data = gpu_cc_parent_data_0_ao, .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0_ao), .ops = &clk_rcg2_ops, }, }; static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = { F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), { } }; static struct clk_rcg2 gpu_cc_gmu_clk_src = { .cmd_rcgr = 0x4120, .mnd_width = 0, .hid_width = 5, .parent_map = gpu_cc_parent_map_1, .freq_tbl = ftbl_gpu_cc_gmu_clk_src, .enable_safe_config = true, .clkr.hw.init = &(struct clk_init_data){ .name = "gpu_cc_gmu_clk_src", .parent_data = gpu_cc_parent_data_1, .num_parents = ARRAY_SIZE(gpu_cc_parent_data_1), .ops = &clk_rcg2_ops, }, .clkr.vdd_data = { .vdd_class = &vdd_cx, .num_rate_max = VDD_NUM, .rate_max = (unsigned long[VDD_NUM]) { [VDD_LOWER] = 200000000}, }, }; static const struct freq_tbl ftbl_gpu_cc_gx_gfx3d_clk_src[] = { F(310000000, P_GPU_CC_PLL0_OUT_EVEN, 1, 0, 0), F(470000000, P_GPU_CC_PLL0_OUT_EVEN, 1, 0, 0), F(583000000, P_GPU_CC_PLL0_OUT_EVEN, 1, 0, 0), F(700000000, P_GPU_CC_PLL0_OUT_EVEN, 1, 0, 0), F(900000000, P_GPU_CC_PLL0_OUT_EVEN, 1, 0, 0), F(1010000000, P_GPU_CC_PLL0_OUT_EVEN, 1, 0, 0), { } }; static struct clk_rcg2 gpu_cc_gx_gfx3d_clk_src = { .cmd_rcgr = 0x4028, .mnd_width = 0, .hid_width = 5, .parent_map = gpu_cc_parent_map_2, .freq_tbl = ftbl_gpu_cc_gx_gfx3d_clk_src, .enable_safe_config = true, .clkr.hw.init = &(struct clk_init_data){ .name = "gpu_cc_gx_gfx3d_clk_src", .parent_data = gpu_cc_parent_data_2, .num_parents = ARRAY_SIZE(gpu_cc_parent_data_2), .flags = CLK_SET_RATE_PARENT, .ops = &clk_rcg2_ops, }, .clkr.vdd_data = { .vdd_class = &vdd_cx, .num_rate_max = VDD_NUM, .rate_max = (unsigned long[VDD_NUM]) { [VDD_LOWER] = 310000000, [VDD_LOW] = 470000000, [VDD_LOW_L1] = 583000000, [VDD_NOMINAL] = 700000000, [VDD_HIGH] = 900000000, [VDD_HIGH_L1] = 1010000000}, }, }; static struct clk_branch gpu_cc_crc_ahb_clk = { .halt_reg = 0x407c, .halt_check = BRANCH_HALT_VOTED, .clkr = { .enable_reg = 0x407c, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_crc_ahb_clk", .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_cx_apb_clk = { .halt_reg = 0x4088, .halt_check = BRANCH_HALT_VOTED, .clkr = { .enable_reg = 0x4088, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_cx_apb_clk", .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_cx_gfx3d_clk = { .halt_reg = 0x40a8, .halt_check = BRANCH_HALT_DELAY, .clkr = { .enable_reg = 0x40a8, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_cx_gfx3d_clk", .parent_data = &(const struct clk_parent_data){ .hw = &gpu_cc_gx_gfx3d_clk_src.clkr.hw, }, .num_parents = 1, .flags = CLK_SET_RATE_PARENT, .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_cx_gfx3d_slv_clk = { .halt_reg = 0x40ac, .halt_check = BRANCH_HALT_DELAY, .clkr = { .enable_reg = 0x40ac, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_cx_gfx3d_slv_clk", .parent_data = &(const struct clk_parent_data){ .hw = &gpu_cc_gx_gfx3d_clk_src.clkr.hw, }, .num_parents = 1, .flags = CLK_SET_RATE_PARENT, .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_cx_gmu_clk = { .halt_reg = 0x4098, .halt_check = BRANCH_HALT, .clkr = { .enable_reg = 0x4098, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_cx_gmu_clk", .parent_data = &(const struct clk_parent_data){ .hw = &gpu_cc_gmu_clk_src.clkr.hw, }, .num_parents = 1, .flags = CLK_SET_RATE_PARENT, .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_cx_snoc_dvm_clk = { .halt_reg = 0x408c, .halt_check = BRANCH_HALT_DELAY, .clkr = { .enable_reg = 0x408c, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_cx_snoc_dvm_clk", .parent_data = &(const struct clk_parent_data){ .fw_name = "gcc_gpu_snoc_dvm_gfx_clk", }, .num_parents = 1, .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_cxo_aon_clk = { .halt_reg = 0x414c, .halt_check = BRANCH_HALT_VOTED, .clkr = { .enable_reg = 0x414c, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_cxo_aon_clk", .parent_data = &(const struct clk_parent_data){ .hw = &gpu_cc_cxo_aon_clk_src.clkr.hw, }, .num_parents = 1, .flags = CLK_SET_RATE_PARENT, .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_cxo_clk = { .halt_reg = 0x418c, .halt_check = BRANCH_HALT_DELAY, .clkr = { .enable_reg = 0x418c, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_cxo_clk", .parent_data = &(const struct clk_parent_data){ .hw = &gpu_cc_cxo_aon_clk_src.clkr.hw, }, .num_parents = 1, .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_gx_cxo_clk = { .halt_reg = 0x416c, .halt_check = BRANCH_HALT_DELAY, .clkr = { .enable_reg = 0x416c, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_gx_cxo_clk", .parent_data = &(const struct clk_parent_data){ .hw = &gpu_cc_cxo_aon_clk_src.clkr.hw, }, .num_parents = 1, .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_gx_gfx3d_clk = { .halt_reg = 0x404c, .halt_check = BRANCH_HALT, .clkr = { .enable_reg = 0x404c, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_gx_gfx3d_clk", .parent_data = &(const struct clk_parent_data){ .hw = &gpu_cc_gx_gfx3d_clk_src.clkr.hw, }, .num_parents = 1, .flags = CLK_SET_RATE_PARENT, .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_sleep_clk = { .halt_reg = 0x4090, .halt_check = BRANCH_HALT_VOTED, .clkr = { .enable_reg = 0x4090, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_sleep_clk", .ops = &clk_branch2_ops, }, }, }; static struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = { .halt_reg = 0x8000, .halt_check = BRANCH_VOTED, .clkr = { .enable_reg = 0x8000, .enable_mask = BIT(0), .hw.init = &(struct clk_init_data){ .name = "gpu_cc_hlos1_vote_gpu_smmu_clk", .ops = &clk_branch2_ops, }, }, }; /* Always ON clocks GPU_CC_AHB_CLK */ static struct critical_clk_offset critical_clk_list[] = { { .offset = 0x4078, .mask = BIT(0) }, }; static struct clk_regmap *gpu_cc_monaco_clocks[] = { [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr, [GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr, [GPU_CC_CX_GFX3D_CLK] = &gpu_cc_cx_gfx3d_clk.clkr, [GPU_CC_CX_GFX3D_SLV_CLK] = &gpu_cc_cx_gfx3d_slv_clk.clkr, [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr, [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr, [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr, [GPU_CC_CXO_AON_CLK_SRC] = &gpu_cc_cxo_aon_clk_src.clkr, [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr, [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr, [GPU_CC_GX_CXO_CLK] = &gpu_cc_gx_cxo_clk.clkr, [GPU_CC_GX_GFX3D_CLK] = &gpu_cc_gx_gfx3d_clk.clkr, [GPU_CC_GX_GFX3D_CLK_SRC] = &gpu_cc_gx_gfx3d_clk_src.clkr, [GPU_CC_PLL0] = &gpu_cc_pll0.clkr, [GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr, [GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr, }; static const struct regmap_config gpu_cc_monaco_regmap_config = { .reg_bits = 32, .reg_stride = 4, .val_bits = 32, .max_register = 0x9008, .fast_io = true, }; static struct qcom_cc_desc gpu_cc_monaco_desc = { .config = &gpu_cc_monaco_regmap_config, .clks = gpu_cc_monaco_clocks, .num_clks = ARRAY_SIZE(gpu_cc_monaco_clocks), .clk_regulators = gpu_cc_monaco_regulators, .num_clk_regulators = ARRAY_SIZE(gpu_cc_monaco_regulators), .critical_clk_en = critical_clk_list, .num_critical_clk = ARRAY_SIZE(critical_clk_list), }; static const struct of_device_id gpu_cc_monaco_match_table[] = { { .compatible = "qcom,monaco-gpucc" }, { } }; MODULE_DEVICE_TABLE(of, gpu_cc_monaco_match_table); static int gpu_cc_monaco_probe(struct platform_device *pdev) { struct regmap *regmap; unsigned int value, mask; int ret; regmap = qcom_cc_map(pdev, &gpu_cc_monaco_desc); if (IS_ERR(regmap)) return PTR_ERR(regmap); clk_lucid_evo_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config); mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT; mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT; value = 0xF << CX_GMU_CBCR_WAKE_SHIFT | 0xF << CX_GMU_CBCR_SLEEP_SHIFT; regmap_update_bits(regmap, gpu_cc_cx_gmu_clk.clkr.enable_reg, mask, value); ret = register_qcom_clks_pm(pdev, false, &gpu_cc_monaco_desc); if (ret) dev_err(&pdev->dev, "Failed register gpucc_pm_rt_ops clocks\n"); /* Enabling always ON clocks */ clk_restore_critical_clocks(&pdev->dev); ret = qcom_cc_really_probe(pdev, &gpu_cc_monaco_desc, regmap); if (ret) { dev_err(&pdev->dev, "Failed to register GPU CC clocks\n"); return ret; } dev_info(&pdev->dev, "Registered GPU CC clocks\n"); return ret; } static void gpu_cc_monaco_sync_state(struct device *dev) { qcom_cc_sync_state(dev, &gpu_cc_monaco_desc); } static struct platform_driver gpu_cc_monaco_driver = { .probe = gpu_cc_monaco_probe, .driver = { .name = "gpu_cc-monaco", .of_match_table = gpu_cc_monaco_match_table, .sync_state = gpu_cc_monaco_sync_state, }, }; static int __init gpu_cc_monaco_init(void) { return platform_driver_register(&gpu_cc_monaco_driver); } subsys_initcall(gpu_cc_monaco_init); static void __exit gpu_cc_monaco_exit(void) { platform_driver_unregister(&gpu_cc_monaco_driver); } module_exit(gpu_cc_monaco_exit); MODULE_DESCRIPTION("QTI GPU_CC MONACO Driver"); MODULE_LICENSE("GPL");