774 lines
20 KiB
Plaintext
774 lines
20 KiB
Plaintext
// SPDX-License-Identifier: BSD-3-Clause
|
|
/*
|
|
* Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
|
|
*/
|
|
|
|
#include <dt-bindings/msm/msm-camera.h>
|
|
|
|
&soc {
|
|
qcom,cam-req-mgr {
|
|
compatible = "qcom,cam-req-mgr";
|
|
status = "ok";
|
|
};
|
|
|
|
cam_csiphy0: qcom,csiphy0 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,csiphy-v2.0", "qcom,csiphy";
|
|
reg = <0x05C52000 0x1000>;
|
|
reg-names = "csiphy";
|
|
reg-cam-base = <0x52000>;
|
|
interrupts = <GIC_SPI 72 IRQ_TYPE_EDGE_RISING>;
|
|
interrupt-names = "csiphy";
|
|
regulator-names = "gdscr";
|
|
gdscr-supply = <&gcc_camss_top_gdsc>;
|
|
csi-vdd-voltage = <1200000>;
|
|
mipi-csi-vdd-supply = <&L5A>;
|
|
clocks = <&gcc GCC_CAMSS_TFE_CPHY_RX_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_CPHY_0_CLK>,
|
|
<&gcc GCC_CAMSS_CSI0PHYTIMER_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_CSI0PHYTIMER_CLK>;
|
|
clock-names = "cphy_rx_clk_src",
|
|
"csiphy0_clk",
|
|
"csi0phytimer_clk_src",
|
|
"csi0phytimer_clk";
|
|
src-clock-name = "csi0phytimer_clk_src";
|
|
clock-cntl-level = "lowsvs", "svs", "svs_l1", "turbo";
|
|
clock-rates =
|
|
<19200000 0 19200000 0>,
|
|
<341330000 0 200000000 0>,
|
|
<341330000 0 200000000 0>,
|
|
<384000000 0 268800000 0>;
|
|
status = "ok";
|
|
};
|
|
|
|
cam_csiphy1: qcom,csiphy1 {
|
|
cell-index = <1>;
|
|
compatible = "qcom,csiphy-v2.0", "qcom,csiphy";
|
|
reg = <0x05C53000 0x1000>;
|
|
reg-names = "csiphy";
|
|
reg-cam-base = <0x53000>;
|
|
interrupts = <GIC_SPI 73 IRQ_TYPE_EDGE_RISING>;
|
|
interrupt-names = "csiphy";
|
|
regulator-names = "gdscr";
|
|
gdscr-supply = <&gcc_camss_top_gdsc>;
|
|
csi-vdd-voltage = <1200000>;
|
|
mipi-csi-vdd-supply = <&L5A>;
|
|
clocks = <&gcc GCC_CAMSS_TFE_CPHY_RX_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_CPHY_1_CLK>,
|
|
<&gcc GCC_CAMSS_CSI1PHYTIMER_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_CSI1PHYTIMER_CLK>;
|
|
clock-names = "cphy_rx_clk_src",
|
|
"csiphy1_clk",
|
|
"csi1phytimer_clk_src",
|
|
"csi1phytimer_clk";
|
|
src-clock-name = "csi1phytimer_clk_src";
|
|
clock-cntl-level = "lowsvs", "svs", "svs_l1", "turbo";
|
|
clock-rates =
|
|
<19200000 0 19200000 0>,
|
|
<341330000 0 200000000 0>,
|
|
<341330000 0 200000000 0>,
|
|
<384000000 0 268800000 0>;
|
|
status = "ok";
|
|
};
|
|
|
|
cam_cci0: qcom,cci0 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,cci";
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
reg = <0x05C1B000 0x1000>;
|
|
reg-names = "cci";
|
|
reg-cam-base = <0x1B000>;
|
|
interrupt-names = "cci";
|
|
interrupts = <GIC_SPI 206 IRQ_TYPE_EDGE_RISING>;
|
|
status = "ok";
|
|
gdscr-supply = <&gcc_camss_top_gdsc>;
|
|
regulator-names = "gdscr";
|
|
clocks = <&gcc GCC_CAMSS_CCI_0_CLK>,
|
|
<&gcc GCC_CAMSS_CCI_CLK_SRC>;
|
|
clock-names = "cci_0_clk",
|
|
"cci_0_clk_src";
|
|
src-clock-name = "cci_0_clk_src";
|
|
clock-cntl-level = "svs";
|
|
clock-rates = <0 37500000>;
|
|
pinctrl-names = "cam_default", "cam_suspend";
|
|
pinctrl-0 = <&cci0_active &cci1_active>;
|
|
pinctrl-1 = <&cci0_suspend &cci1_suspend>;
|
|
gpios = <&tlmm 22 0>,
|
|
<&tlmm 23 0>,
|
|
<&tlmm 29 0>,
|
|
<&tlmm 30 0>;
|
|
gpio-req-tbl-num = <0 1 2 3>;
|
|
gpio-req-tbl-flags = <1 1 1 1>;
|
|
gpio-req-tbl-label = "CCI_I2C_DATA0",
|
|
"CCI_I2C_CLK0",
|
|
"CCI_I2C_DATA1",
|
|
"CCI_I2C_CLK1";
|
|
|
|
i2c_freq_100Khz_cci0: qcom,i2c_standard_mode {
|
|
hw-thigh = <201>;
|
|
hw-tlow = <174>;
|
|
hw-tsu-sto = <204>;
|
|
hw-tsu-sta = <231>;
|
|
hw-thd-dat = <22>;
|
|
hw-thd-sta = <162>;
|
|
hw-tbuf = <227>;
|
|
hw-scl-stretch-en = <0>;
|
|
hw-trdhld = <6>;
|
|
hw-tsp = <3>;
|
|
cci-clk-src = <37500000>;
|
|
status = "ok";
|
|
};
|
|
|
|
i2c_freq_400Khz_cci0: qcom,i2c_fast_mode {
|
|
hw-thigh = <38>;
|
|
hw-tlow = <56>;
|
|
hw-tsu-sto = <40>;
|
|
hw-tsu-sta = <40>;
|
|
hw-thd-dat = <22>;
|
|
hw-thd-sta = <35>;
|
|
hw-tbuf = <62>;
|
|
hw-scl-stretch-en = <0>;
|
|
hw-trdhld = <6>;
|
|
hw-tsp = <3>;
|
|
cci-clk-src = <37500000>;
|
|
status = "ok";
|
|
};
|
|
|
|
i2c_freq_custom_cci0: qcom,i2c_custom_mode {
|
|
hw-thigh = <38>;
|
|
hw-tlow = <56>;
|
|
hw-tsu-sto = <40>;
|
|
hw-tsu-sta = <40>;
|
|
hw-thd-dat = <22>;
|
|
hw-thd-sta = <35>;
|
|
hw-tbuf = <62>;
|
|
hw-scl-stretch-en = <1>;
|
|
hw-trdhld = <6>;
|
|
hw-tsp = <3>;
|
|
cci-clk-src = <37500000>;
|
|
status = "ok";
|
|
};
|
|
|
|
i2c_freq_1Mhz_cci0: qcom,i2c_fast_plus_mode {
|
|
hw-thigh = <16>;
|
|
hw-tlow = <22>;
|
|
hw-tsu-sto = <17>;
|
|
hw-tsu-sta = <18>;
|
|
hw-thd-dat = <16>;
|
|
hw-thd-sta = <15>;
|
|
hw-tbuf = <24>;
|
|
hw-scl-stretch-en = <0>;
|
|
hw-trdhld = <3>;
|
|
hw-tsp = <3>;
|
|
cci-clk-src = <37500000>;
|
|
status = "ok";
|
|
};
|
|
};
|
|
|
|
qcom,cam_smmu {
|
|
compatible = "qcom,msm-cam-smmu";
|
|
status = "ok";
|
|
|
|
msm_cam_smmu_tfe {
|
|
compatible = "qcom,msm-cam-smmu-cb";
|
|
iommus = <&apps_smmu 0x400 0x000>;
|
|
qcom,iommu-faults = "non-fatal";
|
|
qcom,iommu-dma-addr-pool = <0x7400000 0xd8c00000>;
|
|
cam-smmu-label = "tfe";
|
|
tfe_iova_mem_map: iova-mem-map {
|
|
/* IO region is approximately 3.4 GB */
|
|
iova-mem-region-io {
|
|
iova-region-name = "io";
|
|
iova-region-start = <0x7400000>;
|
|
iova-region-len = <0xd8c00000>;
|
|
iova-region-id = <0x3>;
|
|
status = "ok";
|
|
};
|
|
};
|
|
};
|
|
|
|
msm_cam_smmu_ope {
|
|
compatible = "qcom,msm-cam-smmu-cb";
|
|
iommus = <&apps_smmu 0x820 0x000>,
|
|
<&apps_smmu 0x840 0x000>;
|
|
qcom,iommu-faults = "non-fatal";
|
|
multiple-client-devices;
|
|
qcom,iommu-dma-addr-pool = <0x7400000 0xd8c00000>;
|
|
cam-smmu-label = "ope", "ope-cdm0";
|
|
ope_iova_mem_map: iova-mem-map {
|
|
/* IO region is approximately 3.4 GB */
|
|
iova-mem-region-io {
|
|
iova-region-name = "io";
|
|
iova-region-start = <0x7400000>;
|
|
iova-region-len = <0xd8c00000>;
|
|
iova-region-id = <0x3>;
|
|
status = "ok";
|
|
};
|
|
};
|
|
};
|
|
|
|
msm_cam_smmu_cpas_cdm {
|
|
compatible = "qcom,msm-cam-smmu-cb";
|
|
iommus = <&apps_smmu 0x800 0x000>;
|
|
cam-smmu-label = "cpas-cdm0";
|
|
qcom,iommu-faults = "non-fatal";
|
|
qcom,iommu-dma-addr-pool = <0x7400000 0xd8c00000>;
|
|
cpas_cdm_iova_mem_map: iova-mem-map {
|
|
iova-mem-region-io {
|
|
/* IO region is approximately 3.4 GB */
|
|
iova-region-name = "io";
|
|
iova-region-start = <0x7400000>;
|
|
iova-region-len = <0xd8c00000>;
|
|
iova-region-id = <0x3>;
|
|
status = "ok";
|
|
};
|
|
};
|
|
};
|
|
|
|
msm_cam_smmu_secure {
|
|
compatible = "qcom,msm-cam-smmu-cb";
|
|
cam-smmu-label = "cam-secure";
|
|
qcom,secure-cb;
|
|
};
|
|
|
|
};
|
|
|
|
qcom,cam-cpas@5c11000 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,cam-cpas";
|
|
label = "cpas";
|
|
arch-compat = "cpas_top";
|
|
status = "ok";
|
|
reg-names = "cam_cpas_top", "cam_camnoc";
|
|
reg = <0x5c11000 0x1000>,
|
|
<0x5c13000 0x4000>;
|
|
reg-cam-base = <0x11000 0x13000>;
|
|
interrupt-names = "cpas_camnoc";
|
|
interrupts = <GIC_SPI 159 IRQ_TYPE_EDGE_RISING>;
|
|
camnoc-axi-min-ib-bw = <3000000000>;
|
|
regulator-names = "camss-vdd";
|
|
camss-vdd-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"gcc_camss_ahb_clk",
|
|
"gcc_camss_top_ahb_clk",
|
|
"gcc_camss_top_ahb_clk_src",
|
|
"gcc_camss_axi_clk",
|
|
"gcc_camss_axi_clk_src",
|
|
"gcc_camss_nrt_axi_clk",
|
|
"gcc_camss_rt_axi_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMERA_AHB_CLK>,
|
|
<&gcc GCC_CAMSS_TOP_AHB_CLK>,
|
|
<&gcc GCC_CAMSS_TOP_AHB_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_AXI_CLK>,
|
|
<&gcc GCC_CAMSS_AXI_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_NRT_AXI_CLK>,
|
|
<&gcc GCC_CAMSS_RT_AXI_CLK>;
|
|
src-clock-name = "gcc_camss_axi_clk_src";
|
|
clock-rates =
|
|
<0 0 0 0 0 0 0>,
|
|
<0 0 80000000 0 19200000 0 0>,
|
|
<0 0 80000000 0 150000000 0 0>,
|
|
<0 0 80000000 0 200000000 0 0>,
|
|
<0 0 80000000 0 300000000 0 0>,
|
|
<0 0 80000000 0 300000000 0 0>,
|
|
<0 0 80000000 0 300000000 0 0>;
|
|
clock-cntl-level = "suspend", "minsvs", "lowsvs", "svs",
|
|
"svs_l1", "nominal", "turbo";
|
|
qcom,cx-ipeak-gpu-limit = <921600000>;
|
|
control-camnoc-axi-clk;
|
|
camnoc-bus-width = <32>;
|
|
camnoc-axi-clk-bw-margin-perc = <20>;
|
|
qcom,msm-bus,name = "cam_ahb";
|
|
qcom,msm-bus,num-cases = <7>;
|
|
qcom,msm-bus,num-paths = <1>;
|
|
qcom,msm-bus,vectors-KBps =
|
|
<MSM_BUS_MASTER_AMPSS_M0
|
|
MSM_BUS_SLAVE_CAMERA_CFG 0 0>,
|
|
<MSM_BUS_MASTER_AMPSS_M0
|
|
MSM_BUS_SLAVE_CAMERA_CFG 0 133333>,
|
|
<MSM_BUS_MASTER_AMPSS_M0
|
|
MSM_BUS_SLAVE_CAMERA_CFG 0 150000>,
|
|
<MSM_BUS_MASTER_AMPSS_M0
|
|
MSM_BUS_SLAVE_CAMERA_CFG 0 150000>,
|
|
<MSM_BUS_MASTER_AMPSS_M0
|
|
MSM_BUS_SLAVE_CAMERA_CFG 0 300000>,
|
|
<MSM_BUS_MASTER_AMPSS_M0
|
|
MSM_BUS_SLAVE_CAMERA_CFG 0 300000>,
|
|
<MSM_BUS_MASTER_AMPSS_M0
|
|
MSM_BUS_SLAVE_CAMERA_CFG 0 300000>;
|
|
vdd-corners = <RPMH_REGULATOR_LEVEL_RETENTION
|
|
RPMH_REGULATOR_LEVEL_MIN_SVS
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS_L1
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS_L2
|
|
RPMH_REGULATOR_LEVEL_SVS
|
|
RPMH_REGULATOR_LEVEL_SVS_L0
|
|
RPMH_REGULATOR_LEVEL_SVS_L1
|
|
RPMH_REGULATOR_LEVEL_SVS_L2
|
|
RPMH_REGULATOR_LEVEL_NOM
|
|
RPMH_REGULATOR_LEVEL_NOM_L1
|
|
RPMH_REGULATOR_LEVEL_NOM_L2
|
|
RPMH_REGULATOR_LEVEL_TURBO
|
|
RPMH_REGULATOR_LEVEL_TURBO_L1>;
|
|
vdd-corner-ahb-mapping = "suspend", "lowsvs", "lowsvs",
|
|
"lowsvs", "lowsvs", "svs", "svs_l1", "svs_l1",
|
|
"svs_l1", "nominal", "nominal", "nominal",
|
|
"turbo", "turbo";
|
|
client-id-based;
|
|
client-names =
|
|
"csiphy0", "csiphy1", "cci0",
|
|
"csid0", "csid1", "tfe0",
|
|
"tfe1", "ope0", "cam-cdm-intf0",
|
|
"cpas-cdm0", "ope-cdm0", "tpg0", "tpg1";
|
|
|
|
camera-bus-nodes {
|
|
level2-nodes {
|
|
level-index = <2>;
|
|
level2_rt0_rd_wr_sum: level2-rt0-rd-wr-sum {
|
|
cell-index = <0>;
|
|
node-name = "level2-rt0-rd-wr-sum";
|
|
traffic-merge-type =
|
|
<CAM_CPAS_TRAFFIC_MERGE_SUM>;
|
|
qcom,axi-port-name = "cam_hf_0";
|
|
ib-bw-voting-needed;
|
|
qcom,axi-port-mnoc {
|
|
qcom,msm-bus,name =
|
|
"cam_hf_0_mnoc";
|
|
qcom,msm-bus-vector-dyn-vote;
|
|
qcom,msm-bus,num-cases = <2>;
|
|
qcom,msm-bus,num-paths = <1>;
|
|
qcom,msm-bus,vectors-KBps =
|
|
<MSM_BUS_MASTER_CAMNOC_HF
|
|
MSM_BUS_SLAVE_EBI_CH0 0 0>,
|
|
<MSM_BUS_MASTER_CAMNOC_HF
|
|
MSM_BUS_SLAVE_EBI_CH0 0 0>;
|
|
};
|
|
};
|
|
|
|
level2_nrt0_rd_wr_sum: level2-nrt0-rd-wr-sum {
|
|
cell-index = <1>;
|
|
node-name = "level2-nrt0-rd-wr-sum";
|
|
traffic-merge-type =
|
|
<CAM_CPAS_TRAFFIC_MERGE_SUM>;
|
|
qcom,axi-port-name = "cam_sf_0";
|
|
qcom,axi-port-mnoc {
|
|
qcom,msm-bus,name =
|
|
"cam_sf_0_mnoc";
|
|
qcom,msm-bus-vector-dyn-vote;
|
|
qcom,msm-bus,num-cases = <2>;
|
|
qcom,msm-bus,num-paths = <1>;
|
|
qcom,msm-bus,vectors-KBps =
|
|
<MSM_BUS_MASTER_CAMNOC_SF
|
|
MSM_BUS_SLAVE_EBI_CH0 0 0>,
|
|
<MSM_BUS_MASTER_CAMNOC_SF
|
|
MSM_BUS_SLAVE_EBI_CH0 0 0>;
|
|
};
|
|
};
|
|
};
|
|
|
|
level1-nodes {
|
|
level-index = <1>;
|
|
camnoc-max-needed;
|
|
level1_rt0_wr: level1-rt0-wr {
|
|
cell-index = <2>;
|
|
node-name = "level1-rt0-wr";
|
|
parent-node = <&level2_rt0_rd_wr_sum>;
|
|
traffic-merge-type =
|
|
<CAM_CPAS_TRAFFIC_MERGE_SUM_INTERLEAVE>;
|
|
};
|
|
|
|
level1_nrt0_rd_wr: level1-nrt0-rd-wr {
|
|
cell-index = <3>;
|
|
node-name = "level1-nrt0-rd-wr";
|
|
parent-node = <&level2_nrt0_rd_wr_sum>;
|
|
traffic-merge-type =
|
|
<CAM_CPAS_TRAFFIC_MERGE_SUM_INTERLEAVE>;
|
|
};
|
|
};
|
|
|
|
level0-nodes {
|
|
level-index = <0>;
|
|
ope0_all_wr: ope0-all-wr {
|
|
cell-index = <4>;
|
|
node-name = "ope0-all-wr";
|
|
client-name = "ope0";
|
|
traffic-data = <CAM_CPAS_PATH_DATA_ALL>;
|
|
traffic-transaction-type =
|
|
<CAM_CPAS_TRANSACTION_WRITE>;
|
|
constituent-paths =
|
|
<CAM_CPAS_PATH_DATA_OPE_WR_VID
|
|
CAM_CPAS_PATH_DATA_OPE_WR_DISP
|
|
CAM_CPAS_PATH_DATA_OPE_WR_REF>;
|
|
parent-node = <&level1_nrt0_rd_wr>;
|
|
};
|
|
|
|
ope0_all_rd: ope0-all-rd {
|
|
cell-index = <5>;
|
|
node-name = "ope0-all-rd";
|
|
client-name = "ope0";
|
|
traffic-data = <CAM_CPAS_PATH_DATA_ALL>;
|
|
traffic-transaction-type =
|
|
<CAM_CPAS_TRANSACTION_READ>;
|
|
constituent-paths =
|
|
<CAM_CPAS_PATH_DATA_OPE_RD_IN
|
|
CAM_CPAS_PATH_DATA_OPE_RD_REF>;
|
|
parent-node = <&level1_nrt0_rd_wr>;
|
|
};
|
|
|
|
tfe0_all_wr: tfe0-all-wr {
|
|
cell-index = <6>;
|
|
node-name = "tfe0-all-wr";
|
|
client-name = "tfe0";
|
|
traffic-data = <CAM_CPAS_PATH_DATA_ALL>;
|
|
traffic-transaction-type =
|
|
<CAM_CPAS_TRANSACTION_WRITE>;
|
|
constituent-paths =
|
|
<CAM_CPAS_PATH_DATA_IFE_RDI0
|
|
CAM_CPAS_PATH_DATA_IFE_RDI1
|
|
CAM_CPAS_PATH_DATA_IFE_RDI2
|
|
CAM_CPAS_PATH_DATA_IFE_RDI3
|
|
CAM_CPAS_PATH_DATA_IFE_VID
|
|
CAM_CPAS_PATH_DATA_IFE_DISP
|
|
CAM_CPAS_PATH_DATA_IFE_STATS>;
|
|
parent-node = <&level1_rt0_wr>;
|
|
};
|
|
|
|
tfe1_all_wr: tfe1-all-wr {
|
|
cell-index = <7>;
|
|
node-name = "tfe1-all-wr";
|
|
client-name = "tfe1";
|
|
traffic-data = <CAM_CPAS_PATH_DATA_ALL>;
|
|
traffic-transaction-type =
|
|
<CAM_CPAS_TRANSACTION_WRITE>;
|
|
constituent-paths =
|
|
<CAM_CPAS_PATH_DATA_IFE_RDI0
|
|
CAM_CPAS_PATH_DATA_IFE_RDI1
|
|
CAM_CPAS_PATH_DATA_IFE_RDI2
|
|
CAM_CPAS_PATH_DATA_IFE_RDI3
|
|
CAM_CPAS_PATH_DATA_IFE_VID
|
|
CAM_CPAS_PATH_DATA_IFE_DISP
|
|
CAM_CPAS_PATH_DATA_IFE_STATS>;
|
|
parent-node = <&level1_rt0_wr>;
|
|
};
|
|
|
|
cpas_cdm0_all_rd: cpas-cdm0-all-rd {
|
|
cell-index = <9>;
|
|
node-name = "cpas-cdm0-all-rd";
|
|
client-name = "cpas-cdm0";
|
|
traffic-data = <CAM_CPAS_PATH_DATA_ALL>;
|
|
traffic-transaction-type =
|
|
<CAM_CPAS_TRANSACTION_READ>;
|
|
parent-node = <&level1_nrt0_rd_wr>;
|
|
};
|
|
|
|
ope_cdm0_all_rd: ope-cdm0-all-rd {
|
|
cell-index = <10>;
|
|
node-name = "ope-cdm0-all-rd";
|
|
client-name = "ope-cdm0";
|
|
traffic-data = <CAM_CPAS_PATH_DATA_ALL>;
|
|
traffic-transaction-type =
|
|
<CAM_CPAS_TRANSACTION_READ>;
|
|
parent-node = <&level1_nrt0_rd_wr>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
qcom,cam-cdm-intf {
|
|
compatible = "qcom,cam-cdm-intf";
|
|
cell-index = <0>;
|
|
label = "cam-cdm-intf";
|
|
num-hw-cdm = <2>;
|
|
cdm-client-names = "vfe";
|
|
status = "ok";
|
|
};
|
|
|
|
cam_cpas_cdm: qcom,cpas-cdm0@5c23000 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,cam-cpas-cdm2_0";
|
|
label = "cpas-cdm";
|
|
reg = <0x5c23000 0x400>;
|
|
reg-names = "cpas-cdm0";
|
|
reg-cam-base = <0x23000>;
|
|
interrupts = <GIC_SPI 207 IRQ_TYPE_EDGE_RISING>;
|
|
interrupt-names = "cpas-cdm0";
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names = "cam_cc_cpas_top_ahb_clk";
|
|
clocks = <&gcc GCC_CAMSS_TOP_AHB_CLK>;
|
|
clock-rates = <0>;
|
|
clock-cntl-level = "svs";
|
|
cdm-client-names = "tfe0", "tfe1";
|
|
config-fifo;
|
|
fifo-depths = <64 64 64 64>;
|
|
status = "ok";
|
|
};
|
|
|
|
cam_ope_cdm: qcom,ope-cdm0@5c42000 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,cam-ope-cdm2_0";
|
|
label = "ope-cdm";
|
|
reg = <0x5c42000 0x400>;
|
|
reg-names = "ope-cdm0";
|
|
reg-cam-base = <0x42000>;
|
|
interrupts = <GIC_SPI 208 IRQ_TYPE_EDGE_RISING>;
|
|
interrupt-names = "ope-cdm0";
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"ope_ahb_clk",
|
|
"ope_clk_src",
|
|
"ope_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMSS_OPE_AHB_CLK>,
|
|
<&gcc GCC_CAMSS_OPE_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_OPE_CLK>;
|
|
clock-rates = <0 0 0>,
|
|
<0 0 0>,
|
|
<0 0 0>,
|
|
<0 0 0>;
|
|
clock-cntl-level = "lowsvs", "svs", "svs_l1", "turbo";
|
|
cdm-client-names = "ope";
|
|
config-fifo;
|
|
fifo-depths = <64 64 64 64>;
|
|
status = "ok";
|
|
};
|
|
|
|
qcom,cam-isp {
|
|
compatible = "qcom,cam-isp";
|
|
arch-compat = "tfe";
|
|
status = "ok";
|
|
};
|
|
|
|
cam_tfe_csid0: qcom,tfe_csid0@5c6e000 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,csid530";
|
|
reg-names = "csid", "top", "camnoc";
|
|
reg = <0x5c6e000 0x1000>,
|
|
<0x5c11000 0x1000>,
|
|
<0x5c13000 0x4000>;
|
|
reg-cam-base = <0x6e000 0x11000 0x13000>;
|
|
interrupt-names = "csid0";
|
|
interrupts = <GIC_SPI 210 IRQ_TYPE_EDGE_RISING>;
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"tfe_csid_clk_src",
|
|
"tfe_csid_clk",
|
|
"cphy_rx_clk_src",
|
|
"tfe_cphy_rx_clk",
|
|
"tfe_clk_src",
|
|
"tfe_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMSS_TFE_0_CSID_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_0_CSID_CLK>,
|
|
<&gcc GCC_CAMSS_TFE_CPHY_RX_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_0_CPHY_RX_CLK>,
|
|
<&gcc GCC_CAMSS_TFE_0_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_0_CLK>;
|
|
clock-rates =
|
|
<240000000 0 0 0 256000000 0>,
|
|
<384000000 0 0 0 460800000 0>,
|
|
<426400000 0 0 0 576000000 0>;
|
|
clock-cntl-level = "svs", "svs_l1", "turbo";
|
|
src-clock-name = "tfe_csid_clk_src";
|
|
clock-control-debugfs = "true";
|
|
status = "ok";
|
|
};
|
|
|
|
cam_tfe0: qcom,tfe0@5c6e000 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,tfe530";
|
|
reg-names = "tfe0";
|
|
reg = <0x5c6e000 0x5000>;
|
|
reg-cam-base = <0x6e000>;
|
|
interrupt-names = "tfe0";
|
|
interrupts = <GIC_SPI 211 IRQ_TYPE_EDGE_RISING>;
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"tfe_clk_src",
|
|
"tfe_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMSS_TFE_0_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_0_CLK>;
|
|
clock-rates =
|
|
<256000000 0>,
|
|
<460800000 0>,
|
|
<576000000 0>;
|
|
clock-cntl-level = "svs", "svs_l1", "turbo";
|
|
src-clock-name = "tfe_clk_src";
|
|
clock-control-debugfs = "true";
|
|
cam_hw_pid = <4>;
|
|
status = "ok";
|
|
};
|
|
|
|
cam_tfe_csid1: qcom,tfe_csid1@5c75000 {
|
|
cell-index = <1>;
|
|
compatible = "qcom,csid530";
|
|
reg-names = "csid", "top", "camnoc";
|
|
reg = <0x5c75000 0x1000>,
|
|
<0x5c11000 0x1000>,
|
|
<0x5c13000 0x4000>;
|
|
reg-cam-base = <0x75000 0x11000 0x13000>;
|
|
interrupt-names = "csid1";
|
|
interrupts = <GIC_SPI 212 IRQ_TYPE_EDGE_RISING>;
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"tfe_csid_clk_src",
|
|
"tfe_csid_clk",
|
|
"cphy_rx_clk_src",
|
|
"tfe_cphy_rx_clk",
|
|
"tfe_clk_src",
|
|
"tfe_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMSS_TFE_1_CSID_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_1_CSID_CLK>,
|
|
<&gcc GCC_CAMSS_TFE_CPHY_RX_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_1_CPHY_RX_CLK>,
|
|
<&gcc GCC_CAMSS_TFE_1_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_1_CLK>;
|
|
clock-rates =
|
|
<240000000 0 240000000 0 256000000 0>,
|
|
<384000000 0 341333333 0 460800000 0>,
|
|
<426400000 0 384000000 0 576000000 0>;
|
|
clock-cntl-level = "svs", "svs_l1", "turbo";
|
|
src-clock-name = "tfe_csid_clk_src";
|
|
clock-control-debugfs = "true";
|
|
status = "ok";
|
|
};
|
|
|
|
cam_tfe1: qcom,tfe1@5c75000 {
|
|
cell-index = <1>;
|
|
compatible = "qcom,tfe530";
|
|
reg-names = "tfe1";
|
|
reg = <0x5c75000 0x5000>;
|
|
reg-cam-base = <0x75000>;
|
|
interrupt-names = "tfe1";
|
|
interrupts = <GIC_SPI 213 IRQ_TYPE_EDGE_RISING>;
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"tfe_clk_src",
|
|
"tfe_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMSS_TFE_1_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_1_CLK>;
|
|
clock-rates =
|
|
<256000000 0>,
|
|
<460800000 0>,
|
|
<576000000 0>;
|
|
clock-cntl-level = "svs", "svs_l1", "turbo";
|
|
src-clock-name = "tfe_clk_src";
|
|
clock-control-debugfs = "true";
|
|
cam_hw_pid = <5>;
|
|
status = "ok";
|
|
};
|
|
|
|
cam_tfe_tpg0: qcom,tpg0@5c66000 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,tpgv1";
|
|
reg-names = "tpg0", "top";
|
|
reg = <0x5c66000 0x400>,
|
|
<0x5c11000 0x1000>;
|
|
reg-cam-base = <0x66000 0x11000>;
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"cphy_rx_clk_src",
|
|
"tfe_0_cphy_rx_clk",
|
|
"gcc_camss_cphy_0_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMSS_TFE_CPHY_RX_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_0_CPHY_RX_CLK>,
|
|
<&gcc GCC_CAMSS_CPHY_0_CLK>;
|
|
clock-rates =
|
|
<240000000 0 0>,
|
|
<341333333 0 0>,
|
|
<384000000 0 0>;
|
|
clock-cntl-level = "svs", "svs_l1", "turbo";
|
|
src-clock-name = "cphy_rx_clk_src";
|
|
clock-control-debugfs = "false";
|
|
status = "ok";
|
|
};
|
|
|
|
cam_tfe_tpg1: qcom,tpg0@5c68000 {
|
|
cell-index = <1>;
|
|
compatible = "qcom,tpgv1";
|
|
reg-names = "tpg0", "top";
|
|
reg = <0x5c68000 0x400>,
|
|
<0x5c11000 0x1000>;
|
|
reg-cam-base = <0x68000 0x11000>;
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"cphy_rx_clk_src",
|
|
"tfe_1_cphy_rx_clk",
|
|
"gcc_camss_cphy_1_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMSS_TFE_CPHY_RX_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_TFE_1_CPHY_RX_CLK>,
|
|
<&gcc GCC_CAMSS_CPHY_1_CLK>;
|
|
clock-rates =
|
|
<240000000 0 0>,
|
|
<341333333 0 0>,
|
|
<384000000 0 0>;
|
|
clock-cntl-level = "svs", "svs_l1", "turbo";
|
|
src-clock-name = "cphy_rx_clk_src";
|
|
clock-control-debugfs = "false";
|
|
status = "ok";
|
|
};
|
|
|
|
qcom,cam-ope {
|
|
compatible = "qcom,cam-ope";
|
|
compat-hw-name = "qcom,ope";
|
|
num-ope = <1>;
|
|
status = "ok";
|
|
};
|
|
|
|
ope: qcom,ope@0x5c42000 {
|
|
cell-index = <0>;
|
|
compatible = "qcom,ope";
|
|
reg =
|
|
<0x5c42000 0x400>,
|
|
<0x5c42400 0x200>,
|
|
<0x5c42600 0x200>,
|
|
<0x5c42800 0x4400>,
|
|
<0x5c46c00 0x190>,
|
|
<0x5c46d90 0xA00>;
|
|
reg-names =
|
|
"ope_cdm",
|
|
"ope_top",
|
|
"ope_qos",
|
|
"ope_pp",
|
|
"ope_bus_rd",
|
|
"ope_bus_wr";
|
|
reg-cam-base = <0x42000 0x42400 0x42600 0x42800 0x46c00 0x46d90>;
|
|
interrupts = <GIC_SPI 209 IRQ_TYPE_EDGE_RISING>;
|
|
interrupt-names = "ope";
|
|
regulator-names = "camss";
|
|
camss-supply = <&gcc_camss_top_gdsc>;
|
|
clock-names =
|
|
"ope_ahb_clk_src",
|
|
"ope_ahb_clk",
|
|
"ope_clk_src",
|
|
"ope_clk";
|
|
clocks =
|
|
<&gcc GCC_CAMSS_OPE_AHB_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_OPE_AHB_CLK>,
|
|
<&gcc GCC_CAMSS_OPE_CLK_SRC>,
|
|
<&gcc GCC_CAMSS_OPE_CLK>;
|
|
clock-rates =
|
|
<171428571 0 200000000 0>,
|
|
<171428571 0 266600000 0>,
|
|
<240000000 0 465000000 0>,
|
|
<240000000 0 580000000 0>;
|
|
clock-cntl-level = "svs", "svs_l1", "nominal", "turbo";
|
|
src-clock-name = "ope_clk_src";
|
|
status = "ok";
|
|
};
|
|
};
|