From 21dbaa2e2c08e0ff34760d1ffec72ea96c69facd Mon Sep 17 00:00:00 2001 From: Sai Harshini Nimmala Date: Fri, 1 Sep 2023 14:55:30 -0700 Subject: [PATCH] ARM: dts: msm: Add a node for cpufreq cycle counter driver Add cpufreq cycle counter register information to devicetree in a separate node for use by associated driver. Change-Id: If1b45003a1ce4faca372db2954293493bc45bbb6 Signed-off-by: Sai Harshini Nimmala --- qcom/pineapple-walt.dtsi | 24 ++++++++++++++++++++++++ qcom/pineapple.dtsi | 1 + 2 files changed, 25 insertions(+) create mode 100644 qcom/pineapple-walt.dtsi diff --git a/qcom/pineapple-walt.dtsi b/qcom/pineapple-walt.dtsi new file mode 100644 index 00000000..d9252a04 --- /dev/null +++ b/qcom/pineapple-walt.dtsi @@ -0,0 +1,24 @@ +// SPDX-License-Identifier: BSD-3-Clause +/* + * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved. + */ + +&soc { + walt { + #address-cells = <1>; + #size-cells = <1>; + ranges; + + qcom,cycle-cntr { + compatible = "qcom,epss"; + reg = <0x17D91000 0x1000>, + <0x17D92000 0x1000>, + <0x17D93000 0x1000>, + <0x17D94000 0x1000>; + reg-names = "freq-domain0", + "freq-domain1", + "freq-domain2", + "freq-domain3"; + }; + }; +}; diff --git a/qcom/pineapple.dtsi b/qcom/pineapple.dtsi index 5bddb66b..12208057 100644 --- a/qcom/pineapple.dtsi +++ b/qcom/pineapple.dtsi @@ -3432,6 +3432,7 @@ #include "pineapple-pcie.dtsi" #include "msm-rdbg.dtsi" #include "pineapple-thermal.dtsi" +#include "pineapple-walt.dtsi" &qupv3_se15_2uart { status = "ok";